## ECE 414 Lab Tutorial II – Using Seven Segment display

## Prepared by Randil Gajasinghe and Dr. Onur Tigli Last edited by Alperen Toprak

Warning – As with any sensitive electronic device, this development board is sensitive to static electrical charges. Static charges in your body can damage the devices on the board. Please do not touch the board more than necessary. Improper handling can damage the board. Please handle the board carefully; do not drop or otherwise mishandle it.

## 1. Section one - Using a single digit

First step is to understand the common anode 7-segment display configuration. There are eight 7-segment displays on the Nexys-4 board. Each display has one common anode (positive voltage) and eight cathodes, each controlling one LED, as shown in Figure 1.



Figure 1: Common anode 7-segment display configuration on the Nexys-4 board.

Now, let's check how the eight 7-segments are configured on Nexys-4 board, which is shown in Figure 2. Cathodes of corresponding LEDs of all eight digits are connected together and connected to eight pins of the FPGA. So, cathode A inputs of all displays are shorted to each other, so is for cathode B, C, and so forth. On the other hand, common anode of each display is controlled from a single output from the FPGA. So, each pin from M1 to N6 <u>enable</u> the corresponding display. Check the circuit diagram: These are all active low inputs, if you want to enable a display, you should apply zero to the corresponding pin.

Assume that we want to use the leftmost display first. You should set the anode outputs as follows:

You already know which LEDs to turn on to show a digit on a 7-segment display. Note that it is also possible to show hexadecimal numbers by adding letters from A to F. Create a Verilog code using "case" to map a 4-bit number (including A-F) to a 7-bit output that will control the cathodes of a 7-segment. Note that these are active low, too: an LED is turned on if corresponding output is set to zero.



Figure 2: Configuration of the 7-segment displays on the Nexys-4 board.

## 2. Section two - Using multiple digits

Multiple digit operation will be demonstrated using two digits in this tutorial. We will provide two 4-bit numbers as inputs using slide switches, and two 7-segment displays will show the corresponding hexadecimal numbers. You will be given the necessary files to perform this task; all you need to do is follow the steps in the tutorial to add a clock generator, and then you can generate the bit file. Note that the given codes are not explained here; each code has comment lines that provide detailed descriptions of its blocks. Please study the provided codes as you follow the procedure given below, and make sure that you understand their operation.

Remember that the cathodes are shorted on Nexys4 boards; therefore, we cannot show two different digits at the exact same time instant. However, thanks to the finite time constant of the LEDs, it is possible to observe two different digits simultaneously if we switch the displays fast enough. We are going to need a clock in order to switch the inputs between the displays. The onboard oscillator clock is 100 MHz, which is too fast for this application. Slower (or faster) clocks can be generated using an IP core provided by Xilinx. The minimum allowed clock generated using an IP core is 5 MHz, which is still too high. Therefore, we will create this 5 MHz clock using the Core Generator of Xilinx ISE, and then we will further divide it with a simple clock divider to obtain the clock that we need to switch the displays.

1. Create a new project with the proper settings (You can refer to Tutorial 1 for the settings).

- Add copies of the provided 3 v files and 1 ucf file (sev\_seg\_with\_clk\_top.v, sev\_seg\_with\_clk.v, sev\_seg\_decoder.v, and sev\_seg\_with\_clk\_top.ucf) to your project by using the "Add Copy of Source" option (Do NOT use "Add Source", use "Add Copy of Source"). Make sure that sev\_seg\_with\_clk\_top.v is the top module.
- 3. Click *new source* button and select *IP (CORE Generator & Architecture Wizard)*. Give it the name  $ip\_clk\_div$  and click next. (You can use different names in your future projects).



4. Select Clocking Wizard and click next and finish.



5. Clocking wizard will open. We will create a simple clock generator. Leave default selections in the first page and click next. Enter 5MHz (minimum allowed value) for *CLK\_OUT1*. Click next.



6. Uncheck *RESET* and *LOCKED* in *optional Inputs / Outputs*. Click next three times and click generate. The generated IP Core will be shown in the Project navigator similar to any source file; but the icon will be different. The created IP Core can be instantiated in a design just like a module. You can find the instantiation template by double clicking on *view HDL instantiation template* in "Processes" window under *Core Generator*.





Now, compare the instantiation code in the <code>sev\_seg\_with\_clk\_top.v</code> file with the instantiation template. You can see that we instantiate a clock generator module, name it <code>clk\_5M</code> and assign its input and output clock pins to wires <code>clk\_main</code> and <code>clk\_slw</code>, respectively. You will follow the same procedure to instantiate core generated modules in your future designs. Now, synthesize and implement your design, generate the bit file and download it on your board. You will see that the leftmost 4 switches control the leftmost display, rightmost 4 switches control the one next to it, and the middle pushbutton labeled BTNC turns off all.

A simple testbench file is also provided along with the other files if you want to simulate the module. However, there is an important point regarding the simulation of the modules that contain clock dividers: Please check the simulation screenshot on the next page. It is taken from the functional simulation of the sev seg with clk\_top.v module with a 100 MHz clock generated in the provided testbench file. The last row shows clk\_div[14], which is the clock signal that we supply to the sev seg with clk.v module in order to switch between the displays. Note that the simulation shows only 3 periods of that signal, which correspond to only 3 display switching events (see the led enable signal), although it was run for several minutes. This happens since the simulator makes calculations at every edge of the clk main signal, which is a 100 MHz clock. Our module takes this clock and generates a 5 MHz clock (clk slw), which is then further divided by 2<sup>15</sup>. Note that the first part (5 MHz clock) is done by IP Core generator, and the second part (clock divider) is a very simple block. Therefore, you may want to skip simulating these blocks and instead, simulate more critical parts of your circuit at a faster rate. In this case, you can simply feed the main clock into your critical blocks to simulate its operation. The second screenshot shows the simulation results of the same circuit with clk main sent to sev seg with clk module instead of clk div[14]. The only modification to the code was in the instantiation of the module (we changed .clk(clk\_div[14]) to .clk(clk\_main)). It takes less than a few seconds to run, and yet there are tens of display switching events this time. In summary, if the clock dividers cause excessively long simulation times, you can feed the main clock directly to your other blocks for simulation purposes. Try to do this with minimum changes in your code, and do not forget to change your code back once your simulations are done.



Simulation result of the full module with IP clock generator and clock divider



Simulation result of the module with only the main clock